Title :
Analysis and Experimental Verification of the Influence of Fabrication Process Tolerances and Circuit Parasitics on Transient Current Sharing of Parallel-Connected SiC JFETs
Author :
Jang-Kwon Lim ; Peftitsis, Dimosthenis ; Rabkowski, Jacek ; Bakowski, Mietek ; Nee, H.-P.
Author_Institution :
Dept. of Nanoelectron., Acreo Swedish ICT AB, Kista, Sweden
Abstract :
Operation of parallel-connected 4H-SiC vertical junction field effect transistors (VJFETs) from SemiSouth is modeled using numerical simulations and experimentally verified. The unbalanced current waveforms of parallel-connected VJFETs are investigated with respect to the spread in the critical parameters of the device structure and to the influence of the parasitic inductances in the measurement circuit. The device structures are reconstructed based on scanning electron microscopy (SEM) analysis, electrical characterization, and device simulations. The doping concentration and profile depth of a p-grid formed by angular implantation are studied as main contributors that influence the variation of the on-state characteristics, and the threshold voltage of the experimental devices. It has been shown elsewhere that similar differences in p-grid also lead to differences in gate-source breakdown voltage. The switching performance of the parallel-connected JFETs is measured using single and double gate drivers in a double-pulse test and compared with simulations. The switched current and voltage waveforms from measurements are reproduced in simulation by introducing the parasitics. From the analysis, it is found that reasonable differences in doping levels and profiles of the p-grid give rise to significant differences in device parameters. However, even with these parameter differences and circuit asymmetries, it is possible to successfully operate parallel-connected VJFETs of this type.
Keywords :
doping profiles; ion implantation; junction gate field effect transistors; scanning electron microscopy; semiconductor device manufacture; silicon compounds; wide band gap semiconductors; 4H-SiC VJFET; 4H-SiC vertical junction field effect transistor; SEM analysis; SiC; circuit parasitic; device simulation; doping concentration; double gate driver; double pulse test; electrical characterization; fabrication process tolerance; gate source breakdown voltage; p-grid; parallel connected SiC JFET; parallel connected VJFET; parasitic inductance; profile depth; scanning electron microscopy; single gate driver; threshold voltage; transient current sharing; unbalanced current waveform; Current measurement; Doping; JFETs; Logic gates; Semiconductor process modeling; Silicon carbide; Voltage measurement; Medici; parallel connection; silicon carbide (SiC); vertical junction field effect transistor (VJFET);
Journal_Title :
Power Electronics, IEEE Transactions on
DOI :
10.1109/TPEL.2013.2281084