DocumentCode :
709577
Title :
Evaluation of plasma process damage during TSV formation and damage reduction method
Author :
Igarashi, Takatoshi ; Kojima, Kazuaki ; Matsumoto, Kazuya ; Fujimori, Noriyuki ; Nakamura, Tsutomu
Author_Institution :
JISSO Technol. Dept., Olympus, Nagano, Japan
fYear :
2015
fDate :
14-17 April 2015
Firstpage :
74
Lastpage :
77
Abstract :
In this study, the impact of plasma stress during TSV (Through Silicon Via) formation process on the device characteristics is investigated. In the TSV formation process, there are several plasma assisted processes such as etching, metal/insulator deposition, ashing and so on, and the devices are exposed to the ambient plasma during these processes. To evaluate the plasma damage, we prepared TEG (Test Element Group) wafers which contain two types of MOSFET; P-Channel MOS and N-Channel MOS, and the TEG wafers include the variation of the gate length and the gate width. We performed TSV process on the TEG wafers including support wafer bonding, TSV wet etching, insulator formation, insulator etching, backside metal formation and passivation formation. After the TSV formation processes, significant threshold voltage shift ΔVth was observed in both types of MOSFET. By conducting additional annealing process, the amount of Vth shift decreased, which implies that the Vth shift occurred because of the defects in the gate oxide induced by the trapped charges in the gate electrode. We also attempted a damage reduction method. In this process, the electrode pads of MOSFET (gate, source, drain and substrate) of each device were electrically connected during the TSV process. After the TSV process, no Vth shift was observed because plasma charges can disperse into the substrate through the connected metal line.
Keywords :
MOSFET; annealing; passivation; semiconductor device metallisation; sputter etching; three-dimensional integrated circuits; wafer bonding; MOSFET electrode pads; N-channel MOS; P-channel MOS; TEG wafers; TSV formation; TSV wet etching; annealing process; backside metal formation; damage reduction method; insulator etching; insulator formation; metal/insulator deposition; passivation formation; plasma ashing; plasma assisted processes; plasma process damage; plasma stress; test element group wafers; through silicon via formation process; wafer bonding; Annealing; Electrodes; Logic gates; MOSFET; Metals; Plasmas; Stress; Plasma process damage; TSV; WL-CSP;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging and iMAPS All Asia Conference (ICEP-IACC), 2015 International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-4-9040-9012-1
Type :
conf
DOI :
10.1109/ICEP-IAAC.2015.7111004
Filename :
7111004
Link To Document :
بازگشت