DocumentCode :
709886
Title :
SRAM stability design comprehending 14nm FinFET reliability
Author :
Choelhwyi Bae ; Sangwoo Pae ; Cheong-sik Yu ; Kangjung Kim ; Yongshik Kim ; Jongwoo Park
Author_Institution :
Technol. Quality & Reliability, Samsung Electron., Yongin, South Korea
fYear :
2015
fDate :
19-23 April 2015
Abstract :
Importance of low voltage operation of SRAM in mobile application is ever increasing for longer battery life. SRAM occupies a significant portion of the total area and power for the SOC ICs (>10-30MByte used in AP/CPUs). For the operation of SRAM at low voltage, proper noise margin for read, disturb and write operation is important since noise margin reduces with technology scaling and low voltage operation. Previously, we presented a method on SRAM Vmin design and characterization before and after High Temperature Operating Life (HTOL) stress test [1-3]. In this work, we extend our method to account for end-of-life aging into statistical SRAM cell design with Z-score method on 14nm FinFET technology. Excellent Vmin behavior at both time0 and EOL satisfying 10yrs was demonstrated at the product level.
Keywords :
MOSFET; SRAM chips; semiconductor device reliability; FinFET reliability; SRAM stability design; Vmin behavior; Z-score method; end-of-life aging; size 14 nm; statistical SRAM cell design; Aging; FinFETs; Reliability; SRAM cells; Stress; Bias-temperature instability; HTOL; SRAM; Vmin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2015 IEEE International
Conference_Location :
Monterey, CA
Type :
conf
DOI :
10.1109/IRPS.2015.7112815
Filename :
7112815
Link To Document :
بازگشت