Title :
Low-power gated clock tree optimization for three-dimensional integrated circuits
Author :
Yu-Chuan Chen ; Hsu, Chih-Cheng ; Lin, Mark Po-Hung
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
Abstract :
Applying clock gating in three dimensional integrated circuits (3D ICs) is essential for reducing power consumption and improving circuit reliability. However, the previous works only present algorithms for 3D clock tree synthesis. None of them address gated clock tree in 3D ICs for dynamic power reduction. In this paper, we propose the first problem formulation in the literature for 3D gated clock network optimization. We consider both flip-flop switching activities and the timing constraint of enable signal paths at clock gating cells when constructing topological gated clock trees. Based on the topological gated clock trees, a zero-skew 3D clock routing tree is then generated. Experimental results show that, compared with conventional 3D clock tree synthesis, the proposed 3D gated clock tree synthesis can achieve much less power consumption with similar number of TSVs and clock tree wirelength.
Keywords :
clocks; flip-flops; low-power electronics; optimisation; switching circuits; three-dimensional integrated circuits; 3D IC; 3D clock tree synthesis; 3D gated clock network optimization; TSV; circuit reliability; clock tree wirelength; dynamic power reduction; flip-flop switching activity; low-power gated clock tree optimization; power consumption; three-dimensional integrated circuit; zero-skew 3D clock routing tree; Clocks; Delays; Logic gates; Power demand; Routing; Three-dimensional displays;
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2015 International Symposium on
Conference_Location :
Hsinchu
DOI :
10.1109/VLSI-DAT.2015.7114530