DocumentCode
710406
Title
A latency-elastic and fault-tolerant cache for improving performance and reliability on low voltage operation
Author
Yung-Hui Yu ; Po-Hao Wang ; Shang-Jen Tsai ; Tien-Fu Chen
Author_Institution
Dept. of CSIE, Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear
2015
fDate
27-29 April 2015
Firstpage
1
Lastpage
4
Abstract
The ever-increasing transistor threshold-voltage (Vth) variation caused by process technologies shrink brings the performance and reliability issues in SRAM cells. To keep power limitations, scaling down the supply voltage is inevitable in mobile devices and future chips. However, caches become susceptible even fail in low voltages, and the distribution of access latencies increases in new technology nodes. To deal with the respectable power of SRAM in modern processors, the memory reliability wall poses a major challenge in cache design nowadays and continues for years to come. This thesis proposes a latency-elastic and fault-tolerant cache not only for fault-tolerant, but aiming at the performance issues. It varies the latency of cache access to achieve better-than-worst-case designs for improving performance.
Keywords
SRAM chips; cache storage; low-power electronics; SRAM; fault-tolerant cache; latency-elastic cache; low voltage operation; transistor threshold-voltage variation; Circuit faults; Computer architecture; Delays; Low voltage; Random access memory; Reliability;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, Automation and Test (VLSI-DAT), 2015 International Symposium on
Conference_Location
Hsinchu
Type
conf
DOI
10.1109/VLSI-DAT.2015.7114576
Filename
7114576
Link To Document