DocumentCode :
710641
Title :
Random pattern generation for post-silicon validation of DDR3 SDRAM
Author :
Hao-Yu Yang ; Shih-Hua Kuo ; Tzu-Hsuan Huang ; Chi-Hung Chen ; Lin, Chris ; Chao, Mango C.-T
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2015
fDate :
27-29 April 2015
Firstpage :
1
Lastpage :
6
Abstract :
Due to the demand of pursuing a main memory with larger data bandwidth, higher data density, and lower power, the specification of DRAM has been constantly evolved in the past decade. The new DRAM specifications support multiple operating modes with multiple timing settings. It then becomes computationally infeasible to exhaustively validate all the combinations of different operating modes, timing settings and address/data with pure simulation before silicon. In this paper, we propose a framework to generate proper random patterns for validating a newly designed DDR3 SDRAM based on its first silicon chips. The proposed framework needs to not only guarantee the correctness of the generated patterns according to the state diagram and timing constraints defined in the specification but also provide the flexibility of exploring various design corners for the targeted DDR3 SDRAM. We will also show some successful silicon-validation cases of applying the proposed framework to identify the design errors based on real DDR3 SDRAM products.
Keywords :
DRAM chips; low-power electronics; random number generation; DDR3 SDRAM; DRAM specification; data bandwidth; data density; design errors; generated patterns correctness; lower power; main memory; operating modes; post-silicon validation; random pattern generation; silicon chips; state diagram; timing constraints; timing settings; Generators; Modulation; Pins; Registers; SDRAM; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2015 IEEE 33rd
Conference_Location :
Napa, CA
Type :
conf
DOI :
10.1109/VTS.2015.7116287
Filename :
7116287
Link To Document :
بازگشت