Title :
Modified constant delay logic
Author :
Rao, K. Vishnuvardhan ; Angeline, A. Anita ; Kanchana Bhaaskaran, V.S.
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Chennai, India
Abstract :
The constant delay (CD) logic makes high speed operation of the dynamic circuits possible. In the CD logic, the timing block plays a vital role as it helps in reduction of the evaluation time, by defining a small window width. This paper proposes a modified timing block which yields minimized area even while accomplishing the function. Use of the CD logic across cascaded stages employing the proposed timing block realises a larger area reduction and hence reduction in power dissipation. All the simulations are done using UMC 90nm technology node library at 1GHz frequency.
Keywords :
cascade networks; delay circuits; logic circuits; CD logic; UMC technology; cascaded stage; evaluation time; frequency 1 GHz; modified constant delay logic; modified timing block; power dissipation; size 90 nm; Adders; CMOS integrated circuits; Clocks; Delays; Partial discharges; Power dissipation; Constant Delay Logic; Feed through Logic; High Speed Dynamic Circuit Design; Ripple Carry Adder;
Conference_Titel :
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7224-1
DOI :
10.1109/ECS.2015.7124750