Title :
A novel asymmetrical SRAM cell tolerant to soft errors
Author :
Lixiang Li ; Yuanqing Li ; Yuan Ma ; Li Chen
Author_Institution :
Electr. & Comput. Eng., Dalhousie Univ., Halifax, NS, Canada
Abstract :
In this paper, we propose a novel asymmetrical 11T SRAM cell design that has fault correction capability. In addition, the Layout design through Error-Aware transistor Positioning (LEAP) technique is adopted in designing the layout of this proposed 11T cell. The area of the proposed 11T cell without using LEAP technique (regular 11T) is 76% larger than that of traditional 6T cell and 16% larger than that of the Quatro cell. The area of 11T cell with LEAP technique (LEAP-11T) is 15% larger than that of regular 11T cell and 103% larger than that of 6T cell. Simulation results show that the error cross section of regular 11T is 17X lower and 2.8X lower than that of traditional 6T at LET = 10 and 30 MeV-cm2/mg respectively in normal strikes; and it is 2.2X lower than Quatro cell when LET = 30 MeV-cm2/mg in normal strikes. With LEAP technique implemented, the LEAP-11T cell´s error cross section is 6.5X lower than the Quatro cell when LET = 10 MeV-cm2/mg in angled strikes.
Keywords :
SRAM chips; integrated circuit layout; radiation hardening (electronics); LEAP technique; LEAP-11T cell; Quatro cell; asymmetrical 11T SRAM cell design; error cross section; fault correction capability; layout design-error-aware transistor positioning technique; soft errors; traditional 6T cell; Azimuth; Layout; Logic gates; MOSFET; Robustness; SRAM cells; LEAP; SRAM cell; Single Event Upset (SEU); soft error;
Conference_Titel :
Electrical and Computer Engineering (CCECE), 2015 IEEE 28th Canadian Conference on
Conference_Location :
Halifax, NS
Print_ISBN :
978-1-4799-5827-6
DOI :
10.1109/CCECE.2015.7129485