DocumentCode :
718075
Title :
Overshoot cancelation of residue voltage in fully differential comparator-based pipelined ADC
Author :
Hosseinnejad, Mahdi ; Shamsi, Hossein
Author_Institution :
Electr. Fac., K. N. Toosi Univ. of Technol., Tehran, Iran
fYear :
2015
fDate :
10-14 May 2015
Firstpage :
1054
Lastpage :
1058
Abstract :
This paper presents a new method to cancel out the overshoot of the residue voltage in a fully differential comparator-based pipelined ADC. In this ADC, a fully differential capacitive gain doubler is used in the first stage as multiplying digital-to-analog converter (MDAC). Since the first stage cannot drive large capacitive loads, therefore a topology with high input impedance is chosen for the second, third and following stages. This topology does not require the common-mode feedback (CMFB) circuit. The proposed 10-bit pipelined ADC has been designed and simulated in a 90 nm CMOS technology. Simulation results show that the ADC achieves SNDR of 55.6 dB and SFDR of 64.5 dB at sampling frequency of 100 MS/s and consumes 2.8mW from a 1V power supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); multiplying circuits; pipeline processing; CMOS technology; fully differential capacitive gain doubler; fully differential comparator; multiplying digital-analog converter; overshoot cancellation; pipelined ADC; power 2.8 mW; size 90 nm; voltage 1 V; voltage residue cancellation; Conferences; Decision support systems; Electrical engineering; Hafnium; MDAC; comparator-based; gain doubler; pipelined ADC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2015 23rd Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4799-1971-0
Type :
conf
DOI :
10.1109/IranianCEE.2015.7146367
Filename :
7146367
Link To Document :
بازگشت