Title :
Multi-rate Clock-Data recovery solution in high speed serial links
Author :
Vazgen, Melikyan ; Arthur, Sahakyan ; Aram, Shishmanyan ; Arsen, Hekimyan
Author_Institution :
Dept. of Microelectron. Circuits & Syst. State, Eng. Univ. of Armenia, Yerevan, Armenia
Abstract :
Clock-Data recovery (CDR) architecture with multirate option in receiver of a high-speed serial link presented. Proper clock phase choosing and let it track data phase shifts over time are the main difficulties of all kind of CDR structures. This system helps to shift reference clock according to data signal phase to sample it in the most secure way regarding data errors and information loses. Meanwhile, since data signal can change phase over time due to noises and other uncertainties (jitter in the input point of receiver), CDR system should have some tracking option which could track data phase shifts over time and accordingly change phase of reference clock which coming from PLL.
Keywords :
clock and data recovery circuits; phase detectors; signal processing; CDR system; PVT; clock-data recovery; data phase shift tracking; data signal phase; high speed serial link; phase detector; process-voltage-temperature; Bit error rate; Clocks; Jitter; Mixers; Receivers; Simulation; Universal Serial Bus; bit error rate (BER); clock-data recovery (CDR); jitter; process-voltage-temperature (PVT); receiver (RX); serial link; transmitter (TX);
Conference_Titel :
Electronics and Nanotechnology (ELNANO), 2015 IEEE 35th International Conference on
Conference_Location :
Kiev
DOI :
10.1109/ELNANO.2015.7146883