DocumentCode :
718488
Title :
Use of irregular topologies for the synthesis of networks-on-chip
Author :
Romanov, A.Yu. ; Romanova, I.I.
Author_Institution :
Comput. Eng. Dept. of Moscow Inst. of Electron. & Math., Nat. Res. Univ., Moscow, Russia
fYear :
2015
fDate :
21-24 April 2015
Firstpage :
445
Lastpage :
449
Abstract :
This article gives a review of existing methods of designing of networks-on-chip (NoC), based on the approach that makes the projection of the characteristic task graph on a given regular topology. The general problem of NoC synthesis is characterized. The network topology can be either specialized and selected depending on the tasks to be performed or can be known in advance, in most cases, a regular topology. The method of NoC synthesis by adjusting for a specific task is analyzed. The advantages and disadvantages of this approach and the effect, achieved by its use for various implementations of NoCs are shown. The way to improve the NoC synthesis by using predefined irregular topologies with better characteristics is proposed.
Keywords :
graph theory; integrated circuit design; network topology; network-on-chip; NoC synthesis; characteristic task graph; network topology; networks-on-chip; predefined irregular topologies; Bandwidth; Computer architecture; Conferences; Network topology; Ports (Computers); System-on-chip; Topology; NoC design; characteristic task graph; irregular NoC topology; network-on-chip (NoC); specialized NoC topology; system-on-chip (SoC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Nanotechnology (ELNANO), 2015 IEEE 35th International Conference on
Conference_Location :
Kiev
Type :
conf
DOI :
10.1109/ELNANO.2015.7146927
Filename :
7146927
Link To Document :
بازگشت