DocumentCode :
718987
Title :
Clock Domain Imbalances and Their Impact on Test Architecture
Author :
Tekumalla, Ramesh
Author_Institution :
Avago Technol., Allentown, PA, USA
fYear :
2015
fDate :
11-13 May 2015
Firstpage :
7
Lastpage :
10
Abstract :
Clock architecture in digital designs goes through an iterative cycle of timing analysis, routing and placement and fixes to meet timing. At a higher level, each of these steps must be done in different scenarios for example: test mode and functional mode. There can be multiple test modes also. There can be many functional clocks in the design adding to the complexity. Each functional clock can spread in multiple directions to different portions of the logic. When the same clock source fans out in multiple directions, depending on the design requirements, all the different legs of the clock may have to be synchronous to each other. Making them synchronous improves testability but functionally they may not have to be synchronous. In such a situation, if a manufacturing defect causes the different legs of the same clock to not be synchronous, the devices will fail the tests when in reality such parts may still meet the functional specification. We propose a design technique to generate quality tests that takes the above scenario into account such that the manufacturing yield can be improved.
Keywords :
clocks; design for testability; logic design; clock architecture; clock domain imbalances; clock source; design requirements; digital designs; functional clocks; functional mode; functional specification; iterative cycle; manufacturing defect; manufacturing yield; quality tests; test architecture; test mode; timing analysis; Circuit faults; Clocks; Delays; Flip-flops; Latches; Synchronization; clock; design for test; test mode; yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop (NATW), 2015 IEEE 24th North Atlantic
Conference_Location :
Johnson City, NY
Print_ISBN :
978-1-4673-7416-3
Type :
conf
DOI :
10.1109/NATW.2015.10
Filename :
7147647
Link To Document :
بازگشت