DocumentCode :
718994
Title :
SoC TAM Design to Minimize Test Application Time
Author :
Huiting Zhang ; Agrawal, Vishwani D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Auburn Univ. Auburn, Auburn, AL, USA
fYear :
2015
fDate :
11-13 May 2015
Firstpage :
55
Lastpage :
60
Abstract :
We propose a new test access mechanism(TAM) design to reduce the System-on-chip (SoC) test application time (TAT) under various hardware and power constraints. Prior works on TAM design focus on designing TAM architecture based on fixed cores parameters, which assumes unchanged internal scan chains and layout arrangement of cores, and therefore is unable to make effective use of SoC resources for testing purpose. Moreover, previous works on SoC test scheduling fail to incorporate the presented hardware and power constraints at once, which may render the testing result inapplicable. The proposed TAM design is tightly integrated with scan chain redesign and layout arrangement of individual core in SoC, and thus able to reduce the wiring complexity and to make effective use of TAM resources. Various hardware and power constraints are considered in this work, which are often ignored or partly addressed by previous SoC test scheduling work. Dynamic voltage and frequency scaling (DVFS) is adopted in test scheduling to minimize testing time. Both session-less and session-based scheduling are formulated in Mixed-integer linear programming. Experimental result of a set of ITC´02 benchmark shows up to 69% of reduction in test application time with the proposed TAM Design and DVFS scheduling.
Keywords :
integer programming; integrated circuit design; integrated circuit testing; linear programming; scheduling; system-on-chip; DVFS; SoC TAT; SoC test scheduling; TAM architecture; TAM design; dynamic voltage and frequency scaling; fixed cores parameters; hardware constraints; layout arrangement; mixed-integer linear programming; power constraints; scan chain redesign; session-based scheduling; session-less scheduling; system-on-chip test application time; test access mechanism design; unchanged internal scan chains; wiring complexity; Benchmark testing; Hardware; Layout; Schedules; System-on-chip; Wires; DVFS; Keywords - SoC Test Scheduling; MILP; TAM Design; TAT; hardware and power constraints.;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop (NATW), 2015 IEEE 24th North Atlantic
Conference_Location :
Johnson City, NY
Print_ISBN :
978-1-4673-7416-3
Type :
conf
DOI :
10.1109/NATW.2015.18
Filename :
7147655
Link To Document :
بازگشت