Title :
Functionality Demonstration of a High-Density 1.1V Self-Aligned Split-Gate NVM Cell Embedded into LP 40 nm CMOS for Automotive and Smart Card Applications
Author :
Luo, L.Q. ; Chow, Y.T. ; Cai, X.S. ; Zhang, F. ; Teo, Z.Q. ; Wang, D.X. ; Lim, K.Y. ; Zhou, B.B. ; Liu, J.Q. ; Yeo, A. ; Chang, T.L. ; Kong, Y.J. ; Yap, C.W. ; Lup, S. ; Long, R. ; Tan, J.B. ; Shum, D. ; Do, N. ; Kim, J.H. ; Ghazavi, P. ; Tiwari, V.
Author_Institution :
GLOBALFOUNDRIES Singapore Pte, Ltd., Singapore, Singapore
Abstract :
This paper successfully demonstrates a functional and reliable self-aligned, split-gate NVM cell, down to a very competitive and small cell size. This NVM cell is embedded into a 40 nm Low Power (LP) ground rule logic process with copper low-K interconnects. The self- alignment sequence with gate spacer and poly CMP (Chemical Mechanical Polishing) provides an optimized and small cell that can be easily integrated in the standard logic process, in a modular way. This is the first time that the industry has demonstrated a functional split-gate embedded Flash memory cell at 1.1V VDD. This embedded Flash process also yielded on a baseline 32 Mb high-density SRAM test chip as well as a 10% larger automotive-grade embedded Flash cell. We have further demonstrated reliability data that met the tightest market requirements, with a more relaxed 55 nm ground rule on a 16 Mb test array, using the same 40 nm LP process.
Keywords :
CMOS memory circuits; chemical mechanical polishing; embedded systems; random-access storage; LP CMOS; automotive applications; automotive-grade embedded Flash cell; chemical mechanical polishing; copper low-K interconnects; embedded Flash process; functional split-gate embedded Flash memory cell; gate spacer; high-density SRAM test chip; low power ground rule logic process; poly CMP; self-aligned split-gate NVM cell; self-alignment sequence; size 40 nm; smart card applications; standard logic process; storage capacity 32 Mbit; voltage 1.1 V; CMOS integrated circuits; Computer architecture; Logic gates; Microprocessors; Nonvolatile memory; Performance evaluation; Random access memory;
Conference_Titel :
Memory Workshop (IMW), 2015 IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4673-6931-2
DOI :
10.1109/IMW.2015.7150288