DocumentCode :
719541
Title :
LDPC Soft Decoding with Reduced Power and Latency in 1X-2X NAND Flash-Based Solid State Drives
Author :
Zuolo, Lorenzo ; Zambelli, Cristian ; Olivo, Piero ; Micheloni, Rino ; Marelli, Alessia
Author_Institution :
Dipt. di Ing., Univ. degli Studi di Ferrara, Ferrara, Italy
fYear :
2015
fDate :
17-20 May 2015
Firstpage :
1
Lastpage :
4
Abstract :
The reliability of the non-volatile NAND flash memories, measured in terms of Raw Bit Error Rate (RBER), is reaching critical levels for traditional error detection and correction. Therefore, to ensure data trustworthiness in nowadays NAND flash-based Solid State Drives, it becomes essential exploiting powerful correction algorithms such as the Low Density Parity Check (LDPC). However, the burdens of this approach materialize in an increased NAND flash power consumption due to the increased memory read latencies that translates in limited disk performance. In this work it is performed a comparison between a standard LDPC decoding approach based on hard and soft decisions and an optimized solution called LDPC NAND- Assisted Soft Decision. The simulation results on 2X, 1X and mid-1X MLC NAND flash-based Solid State Drives in terms of NAND flash I/O power consumption, disk read latencies and performance, favor the adoption of the presented solution.
Keywords :
NAND circuits; error statistics; flash memories; parity check codes; LDPC soft decoding; NAND flash memories; NAND flash-based solid state drives; low density parity check; raw bit error rate; reduced power; Decoding; Error correction codes; Flash memories; High definition video; Parity check codes; Reliability; Solids;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Workshop (IMW), 2015 IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4673-6931-2
Type :
conf
DOI :
10.1109/IMW.2015.7150293
Filename :
7150293
Link To Document :
بازگشت