DocumentCode :
719550
Title :
Study on the Sub-Threshold Margin Characteristics of the Extremely Scaled 3-D DRAM Cell Transistors
Author :
Kyung Kyu Min ; Il-Woong Kwon ; Seehe Cho ; Mikyung Kwon ; Tae-Su Jang ; Tae-Kyung Oh ; Yong-Taik Kim ; Seon-Yong Cha ; Sung-Kye Park ; Sung-Joo Hong
Author_Institution :
Device & Process Integration Technol. Group, SK Hynix, Icheon, South Korea
fYear :
2015
fDate :
17-20 May 2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes an equivalent circuit model of 3-D DRAM cell transistors with recess gate and saddle fin structure for the first time. The model effectively characterize the sub-threshold and off margin behavior of the scaled DRAM cell transistor by considering the parasitic sub-channel and vertical transistor components into account. TCAD simulation and experimental data have confirmed the accuracy of the model. With the analysis made, we suggest a set of improvement method for the off margin characteristics engineering. These methods are believed to lead the continuous DRAM scaling, down to sub-10nm technology node.
Keywords :
DRAM chips; equivalent circuits; integrated circuit design; integrated circuit modelling; three-dimensional integrated circuits; DRAM scaling; TCAD simulation; equivalent circuit model; extremely scaled 3D DRAM cell transistors; parasitic subchannel component; recess gate; saddle fin structure; subthreshold margin characteristics; vertical transistor component; Doping; Equivalent circuits; Integrated circuit modeling; Logic gates; Random access memory; Silicon; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Workshop (IMW), 2015 IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4673-6931-2
Type :
conf
DOI :
10.1109/IMW.2015.7150305
Filename :
7150305
Link To Document :
بازگشت