DocumentCode :
719777
Title :
Design of Baugh Wooley and Wallace tree multiplier using two phase clocked adibatic static CMOS logic
Author :
Muley, Vishal Shankarrao ; Tom, Anchu ; Vigneswaran, T.
Author_Institution :
ECE Dept., U.C.O.E, India
fYear :
2015
fDate :
28-30 May 2015
Firstpage :
1178
Lastpage :
1183
Abstract :
In this paper the low power operation of Baugh wooley multiplier and Wallace tree multiplier are discussed. The circuits are implemented using two phase clocked adiabatic static CMOS logic (2PASCL) and the power consumption of these circuits is compared with those of static CMOS logic. Baugh Wooley multiplier is implemented using three different designs. The circuits are implemented in 45nm CMOS process technology and the comparison result shows that Wallace tree Multiplier shows less power consumption compared to Baugh wooley multiplier and the power consumption is reduced by 62.66% for Wallace tree multiplier compared to static CMOS logic.
Keywords :
CMOS logic circuits; logic design; multiplying circuits; Baugh Wooley multiplier; Wallace tree multiplier; low power operation; power consumption; size 45 nm; two phase clocked adibatic static CMOS logic; Adders; CMOS integrated circuits; Clocks; Digital signal processing; Lead; Logic gates; Semiconductor device modeling; 2PASCL; Baugh wooley; adibatic; carry select adder; design; logic; low power; multiplication; signed; wallace tree;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Instrumentation and Control (ICIC), 2015 International Conference on
Conference_Location :
Pune
Type :
conf
DOI :
10.1109/IIC.2015.7150926
Filename :
7150926
Link To Document :
بازگشت