Title :
Platform level design for Network on Chips
Author :
Kendaganna Swamy, S. ; Anil, N. ; Jatti, Anand ; Uma, B.V.
Author_Institution :
Dept. of Electron. & Instrum. Eng., RVCE, Bangalore, India
Abstract :
As technology improves, it is possible to integrate more number of transistors on a single die, which means it is possible to design any complex system on single chip. The networking in such system is very difficult as compared to less complex systems one which uses switching and bus technique. In order to overcome this, a special networking technique is used which is Network on Chip. In this paper, a technique is proposed to develop the platform level design to receive the error-free packets which improves the performance of Network on Chip. By receiving the error free packets, there is no need for the network to check the packet once again for correctness thereby reducing the time taken for the packet to reach from source to destination resulting in an increase in efficiency. This helps in improving the performance since the error packet will be eliminated at the platform level before sending it to the cluster level. The packets are stored into RAM and are classified with the help of packet classifier. The packet classifier will send the packets to respective cluster and node agents at lower hierarchical level. This will improve the performance by avoiding the erroneous packets in network.
Keywords :
design; network-on-chip; random-access storage; NoC; RAM; error-free packet; network on chip; packet classifier; platform level design; Computer architecture; Conferences; Field programmable gate arrays; Random access memory; Receivers; Routing; System-on-chip; NoC; Platform level; packets; routing;
Conference_Titel :
Advance Computing Conference (IACC), 2015 IEEE International
Conference_Location :
Banglore
Print_ISBN :
978-1-4799-8046-8
DOI :
10.1109/IADCC.2015.7154676