Title :
A 32 BIT MAC unit design using Vedic multiplier and reversible logic gate
Author :
Anitha, R. ; Deshmukh, Neha ; Agarwal, Prashant ; Sahoo, Sarat Kumar ; Karthikeyan, S. Prabhakar ; Reglend, I. Jacob
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
Abstract :
The Vedic Multiplier and the Reversible Logic Gates has Designed and implemented in the multiply and Accumulate Unit (MAC) and that is shown in this paper. A Vedic multiplier is designed by using Urdhava Triyagbhayam sutra and the adder design is done by using reversible logic gate. Reversible logics are also the fundamental requirement for the emerging field of Quantum computing. The Vedic multiplier is used for the multiplication unit so as to reduce partial products and to get high performance and lesser area. The reversible logic is used to get less power. The MAC is designed in Verilog HDL and the simulation is done in Modelsim, Xilinx 14.2 and synthesis is done in both RTL compiler using cadence as well as Xilinx. The chip design for the proposed MAC is also carried out.
Keywords :
digital arithmetic; hardware description languages; logic design; logic gates; program compilers; 32 BIT MAC unit design; Modelsim; RTL compiler; Vedic multiplier; Verilog HDL; Xilinx 14.2; adder design; chip design; multiplication unit; multiply and accumulate unit; quantum computing; reversible logic gate; urdhava triyagbhayam sutra; Adders; Computer architecture; Computers; Delays; Hardware design languages; Logic gates; Mathematics; Kogge Stone Adder; Quantum Computing; Reversible Logic; Urdhava Triyagbhayam;
Conference_Titel :
Circuit, Power and Computing Technologies (ICCPCT), 2015 International Conference on
Conference_Location :
Nagercoil
DOI :
10.1109/ICCPCT.2015.7159505