Title :
3D heterogeneous integration structure based on 40 nm- and 0.18 µm-technology nodes
Author :
Yu-Chen Hu ; Chun-Pin Lin ; Yu-Sheng Hsieh ; Nien-Shyang Chang ; Gallegos, Anthony J. ; Souza, Terry ; Wei-Chia Chen ; Ming-Hwa Sheu ; Chien-Chi Chang ; Chi-Shi Chen ; Kuan-Neng Chen
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, a simple process for high yield CMOS-compatible and heterogeneous integrated chip-to-chip structure without TSV is demonstrated. This scheme provides two chips consisted of the shortest interconnect path by Cu/Sn pillar bump and electroless nickel immersion gold (ENIG) pad bonding. One of the key technologies of 3D integration process is bump plating on the uneven topography. Since passivation layer covers the periphery of the top metal layer, subsequent electroplating process resulted to the increase in height of bump edge which is higher than bump center resulting in concave shape. A new and unique plating solution was developed to solve the issue during the electroplating pillar bump. Basic electrical characteristics including resistance and current leakage were investigated with reliability tests. The stable reliability tests results and excellent electrical performance show that the 3D heterogeneous integration structure is potentially applicable for 3D applications in the future.
Keywords :
CMOS integrated circuits; copper alloys; electroless deposited coatings; electroplating; integrated circuit bonding; integrated circuit interconnections; integrated circuit reliability; three-dimensional integrated circuits; tin alloys; 3D heterogeneous integration; CuSn; ENIG pad bonding; electroless nickel immersion gold; electroplating process; heterogeneous integrated chip-to-chip structure shortest interconnect path; high yield CMOS compatible chip-to-chip structure; pillar bump; reliability tests; size 0.18 mum; size 40 nm; unique plating solution; Bonding; Reliability; Resistance; Three-dimensional displays; Tin;
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
DOI :
10.1109/ECTC.2015.7159817