DocumentCode :
724788
Title :
FPGA realization of GDFT-FB based channelizers
Author :
Fangzhou Wu ; Palomo-Navarro, Alvaro ; Villing, Rudi
Author_Institution :
Dept. of Electron. Eng., Nat. Univ. of Ireland Maynooth, Maynooth, Ireland
fYear :
2015
fDate :
24-25 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
Efficient channelization in flexible, reconfigurable communications systems is an ongoing challenge. Our previous work has shown that designs based on the DFT modulated Filter Bank (DFT-FB) and its extension, the Generalized DFT modulated Filter Bank (GDFT-FB) appear to have good computational efficiency and to simplify filter bank design. In this work we examine the design and implementation of the fundamental DFT-FB and GDFT-FB on an FPGA in both critically sampled and oversampled variants. Solutions to various design issues are presented and the FPGA resource usage associated with a concrete example is presented.
Keywords :
channel bank filters; field programmable gate arrays; FPGA realization; GDFT-FB; channelizers; computational efficiency; filter bank design; generalized DFT modulated filter bank; reconfigurable communications systems; Discrete Fourier transforms; Field programmable gate arrays; Filter banks; Finite impulse response filters; IP networks; Prototypes; FPGA; GDFT; filterbank; oversampled;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals and Systems Conference (ISSC), 2015 26th Irish
Conference_Location :
Carlow
Type :
conf
DOI :
10.1109/ISSC.2015.7163773
Filename :
7163773
Link To Document :
بازگشت