DocumentCode :
725142
Title :
Device specific characterization of yield limiting pattern geometries by combining layout profiling with high sensitivity wafer inspection
Author :
Le Denmat, Jean-Christophe ; Tetar, Laurent ; Fanton, Pierre ; Yesilada, Emek ; Goirand, Pierre-Jerome ; Narasimhan, Narayani ; Parisi, Paolo ; Ramachandran, Vijay ; Kekare, Sagar A.
Author_Institution :
STMicroelectron., Crolles, France
fYear :
2015
fDate :
3-6 May 2015
Firstpage :
146
Lastpage :
149
Abstract :
This paper reports on a new approach to capture the impact of marginal pattern geometries on occurrence of systematic yield-limiting defects. Layout profiling and Hot-Spot checking techniques were used to mark new incoming device layout for regions that approached the known marginal pattern geometries at a varying degree of match quality. Further these regions were translated into inputs for advanced high-sensitivity wafer inspection tools of the Broadband Plasma family with Context Based Inspection capability. Finally specially prepared wafers for this device were exercised through high sensitivity targeted inspections to assess the defect occurrence at each of the regions picked based on layout profiling. Finally all the data was assimilated into an easy-to-interpret visual which shows where the printing margins are smallest on this device.
Keywords :
circuit layout; design for manufacture; inspection; semiconductor technology; broadband plasma; context based inspection; device layout; hot-spot checking techniques; layout profiling; wafer inspection tools; Geometry; Inspection; Layout; Sensitivity; Shape; Sociology; Statistics; Advanced Patterning; Design-for-Manufacturing; Yield Enhancement; Yield Management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference (ASMC), 2015 26th Annual SEMI
Conference_Location :
Saratoga Springs, NY
Type :
conf
DOI :
10.1109/ASMC.2015.7164486
Filename :
7164486
Link To Document :
بازگشت