DocumentCode :
72570
Title :
A New Reliability Evaluation Methodology With Application to Lifetime Oriented Circuit Design
Author :
Sajjadi-Kia, H. ; Ababei, Cristinel
Author_Institution :
Dept. of Electr. & Comput. Eng., North Dakota State Univ., Fargo, ND, USA
Volume :
13
Issue :
1
fYear :
2013
fDate :
Mar-13
Firstpage :
192
Lastpage :
202
Abstract :
We propose a new circuit-level vulnerability and reliability evaluation methodology and utilize it to develop a lifetime aware floorplanning strategy. Our work is motivated by increasingly adverse aging failure mechanisms, which have made reliability a growing fundamental challenge in the design of integrated circuits. Because the proposed methodology is based on a divide-and-conquer approach, it enjoys the benefits of transistor level accuracy and of block-level efficiency. At the core of the lifetime estimation engine lies a Monte Carlo algorithm which works with failure times modeled as Weibull and lognormal distributions for several aging mechanisms including time-dependent dielectric breakdown, negative bias temperature instability, electromigration, thermal cycling, and stress migration. To demonstrate the value of the proposed reliability evaluation methodology and floorplanning strategy, we apply them to a network-on-chip router design example. The new floorplanning approach is able to find floorplans with up to 15% difference in the lifetime of the router design. In addition, the proposed reliability evaluation methodology identifies the routing computation and virtual channel allocation units as the most vulnerable subblocks of the design. Such information can be very useful to designers to predict circuit and system mean time to failure and to focus on cost-effective design techniques targeted at specific parts of the design to improve its lifetime.
Keywords :
Monte Carlo methods; Weibull distribution; ageing; electric breakdown; electromigration; integrated circuit layout; integrated circuit reliability; log normal distribution; negative bias temperature instability; network routing; network-on-chip; Monte Carlo algorithm; Weibull distribution; aging mechanisms; circuit level reliability evaluation; circuit level vulnerability; electromigration; failure time; integrated circuit design; lifetime aware floorplanning strategy; lifetime estimation engine; lifetime oriented circuit design; lognormal distribution; negative bias temperature instability; network-on-chip router design; reliability evaluation methodology; routing computation; stress migration; thermal cycling; time-dependent dielectric breakdown; virtual channel allocation unit; Failure analysis; Integrated circuit modeling; Integrated circuit reliability; Mathematical model; Monte Carlo methods; Transistors; Aging mechanisms; floorplanning; network-on-chip router; reliability estimation; vulnerability analysis;
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2012.2228862
Filename :
6357233
Link To Document :
بازگشت