DocumentCode :
725985
Title :
Robust low power dual-mode GNSS receiver in 65-nm CMOS for multi-radio SoC integration
Author :
Issakov, V. ; Doppke, H. ; Leyk, A. ; Villar, G. Lias ; Christ, V. ; Finn, G. ; Gu, Z. ; Kirchhoff, H.-G. ; Wang, Y. ; Tomasik, J.M. ; Devegowda, S. ; Hadjizada, K. ; Hammes, M. ; Kreienkamp, R.
Author_Institution :
Intel Mobile Commun. GmbH, Duisburg, Germany
fYear :
2015
fDate :
17-22 May 2015
Firstpage :
1
Lastpage :
3
Abstract :
This paper presents a highly integrated Global Navigation Satellite System (GNSS) receiver supporting dual-mode GPS and GLONASS operation. The presented GNSS module is co-integrated on a single System on Chip (SoC) with cellular and connectivity transceivers and power management module. Therefore, the receiver is designed to sustain stringent co-existence requirements to cohabit with other on-chip RF modules. This is achieved thanks to chip-package-board co-design, co-simulation and co-optimization methodology and by several system architecture techniques. Chip area is reduced by embedding source-degeneration inductor of the low noise amplifier (LNA) in the fan-out area of the package. The SoC is realized in a standard 65 nm digital CMOS technology. Measured receiver gain is 105 dB and 99 dB for GPS and GLONASS paths, respectively. Measured NF is 1.8 dB, 1dB desensitization for 1710 MHz blocker is -22 dBm.
Keywords :
CMOS integrated circuits; Global Positioning System; inductors; integrated circuit design; low noise amplifiers; radio transceivers; system-in-package; system-on-chip; 65 nm digital CMOS technology; Global Navigation Satellite System receiver; LNA; cellular transceivers; chip area reduction; chip-package-board codesign methodology; chip-package-board cooptimization methodology; chip-package-board cosimulation methodology; connectivity transceivers; dual-mode GLONASS operation; dual-mode GPS operation; frequency 1710 MHz; gain 105 dB; gain 99 dB; low noise amplifier; multiradio SoC integration; noise figure 1 dB; noise figure 1.8 dB; on-chip RF modules; power management module; robust low power dual-mode GNSS receiver; source-degeneration inductor; system architecture techniques; system-on-chip; Frequency modulation; Global Positioning System; Phase locked loops; Receivers; System-on-chip; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium (IMS), 2015 IEEE MTT-S International
Conference_Location :
Phoenix, AZ
Type :
conf
DOI :
10.1109/MWSYM.2015.7166774
Filename :
7166774
Link To Document :
بازگشت