Title :
Refresh-free dynamic standard-cell based memories: Application to a QC-LDPC decoder
Author :
Meinerzhagen, Pascal ; Bonetti, Andrea ; Karakonstantis, Georgios ; Roth, Christoph ; Giirkaynak, Frank ; Burg, Andreas
Author_Institution :
Telecommun. Circuits Lab., EPFL, Lausanne, Switzerland
Abstract :
The area and power consumption of low-density parity check (LDPC) decoders are typically dominated by embedded memories. To alleviate such high memory costs, this paper exploits the fact that all internal memories of a LDPC decoder are frequently updated with new data. These unique memory access statistics are taken advantage of by replacing all static standard-cell based memories (SCMs) of a prior-art LDPC decoder implementation by dynamic SCMs (D-SCMs), which are designed to retain data just long enough to guarantee reliable operation. The use of D-SCMs leads to a 44% reduction in silicon area of the LDPC decoder compared to the use of static SCMs. The low-power LDPC decoder architecture with refresh-free D-SCMs was implemented in a 90nm CMOS process, and silicon measurements show full functionality and an information bit throughput of up to 600 Mbps (as required by the IEEE 802.11n standard).
Keywords :
codecs; elemental semiconductors; integrated memory circuits; parity check codes; power consumption; silicon; telecommunication standards; wireless LAN; CMOS; IEEE 802.11n standard; QC-LDPC decoder; Si; bit rate 600 Mbit/s; embedded memories; internal memories; low-density parity check decoders; power consumption; refresh-free dynamic standard-cell based memories; size 90 nm; static standard-cell based memories; Decoding; Memory management; Microprocessors; Parity check codes; Random access memory; Tin;
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
DOI :
10.1109/ISCAS.2015.7168911