DocumentCode :
727132
Title :
Exploration of self-healing circuits for timing resilient design using emerging memristor devices
Author :
Jie Gu ; Jieda Li
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Northwestern Univ., Evanston, IL, USA
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1458
Lastpage :
1461
Abstract :
Advanced nanoscale Very Large Scale Integrated (VLSI) circuits are facing significant timing closure challenges especially due to random on-chip threshold voltage variation. When dealing with the exaggerated timing issues in nanoscale technologies, conventional use of design guard-band significantly trade off the performance while more sophisticated statistical based timing analysis often requires expensive verification effort. The recent development of emerging non-volatile resistive device provides a potential new paradigm for solving the current design dilemma, i.e. balance between performance and design margin. This paper explores a new application of the emerging memristor. By deploying a self-tuning memristor into the sequential circuits, we show that the circuits could heal itself under excessive process variation and thus reduce the required design margin. A new design methodology is proposed to incorporate the use of self-tuning. A pipelined FFT processor in 45nm technology was implemented as a demonstration of the proposed circuits and design methodology.
Keywords :
VLSI; fast Fourier transforms; memristors; pipeline processing; random-access storage; sequential circuits; statistical analysis; VLSI; design guard-band; fast Fourier transform; memristor device; nanoscale technology; non-volatile resistive device; on-chip threshold voltage variation; pipelined FFT processor; process variation; self-healing circuit; self-tuning memristor; sequential circuit; size 45 nm; statistical timing analysis; timing resilient design; very large scale integrated; Delays; Flip-flops; Integrated circuit modeling; Mathematical model; Memristors; Tuning; memristor; process variation; self-healing; sequential circuits; timing resilient;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168919
Filename :
7168919
Link To Document :
بازگشت