DocumentCode :
727143
Title :
Fine-grain DVFS and AVFS techniques for complex SoC design: An overview of architectural solutions through technology nodes
Author :
Beigne, E. ; Clermidy, F. ; Lattard, D. ; Miro-Panades, I. ; Thonnart, Y. ; Vivet, P.
Author_Institution :
CEA LETI Minatec Campus, Grenoble, France
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1550
Lastpage :
1553
Abstract :
In this paper we propose to give an overview of fine-grain design techniques we demontrated past years in our lab for power reduction in complex SoCs. Those works are based on Globally Asynchronous and Locally Synchronous systems in which each IP is an independent voltage and frequency domain. After having proposed some simple DFS architectures based on GALS architectures in 130nm technology, we extended our works to fine-grain Dynamic Voltage and Frequency Scaling architectures to reduce dynamic and static power reduction at 65 nm node. Furthermore, considering 32 nm deep submicron technologies, we demonstrated an Adaptive Voltage and Frequency architecture to compensate for in-die PVT variations. Area overhead and power reduction results are discussed all along the paper.
Keywords :
integrated circuit design; system-on-chip; complex SoC design; fine-grain AVFS techniques; fine-grain DVFS techniques; fine-grain dynamic voltage and frequency scaling architectures; globally asynchronous and locally synchronous systems; technology nodes; Computer architecture; IP networks; Nickel; OFDM; Power demand; Random access memory; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168942
Filename :
7168942
Link To Document :
بازگشت