DocumentCode :
727172
Title :
A 12A 50V half-bridge gate driver for enhancement-mode GaN HEMTs with digital dead-time correction
Author :
Ziang Chen ; Yat-To Wong ; Tak-Sang Yim ; Wing-Hung Ki
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1750
Lastpage :
1753
Abstract :
This paper presents a high-frequency half-bridge driver for enhancement-mode GaN-on-Si HEMTs with digital dead-time correction (DDTC) to optimize the dead-time. Due to the lateral HEMT structure, dead-time optimization is essential for synchronous driving. It helps reducing the reverse conduction loss to enhance the efficiency and reliability. The DDTC scheme achieves instant sensing with all-digital feedback control to adjust the dead-times dynamically according to load changes. The proposed half-bridge driver for GaN HEMTs is designed in 0.35μm HV CMOS technology. Simulation results show that the DDTC scheme is able to reduce the dead-times to within 2ns and the efficiency is improved by 4.9% compared to the fixed dead-time scheme in a 12V-1.2V conversion with a 12A load current.
Keywords :
circuit optimisation; driver circuits; high electron mobility transistors; power semiconductor switches; GaN; current 12 A; dead time optimization; digital dead time correction; digital dead-time correction; enhancement mode HEMT; half bridge gate driver; high frequency half-bridge driver; high voltage CMOS technology; size 0.35 mum; synchronous driving; voltage 1.2 V; voltage 12 V; voltage 50 V; Delays; Gallium nitride; HEMTs; Logic gates; MODFETs; Optimization; Radiation detectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168992
Filename :
7168992
Link To Document :
بازگشت