DocumentCode :
727209
Title :
Redesigning commercial floating-gate memory for analog computing applications
Author :
Bayat, F. Merrikh ; Guo, X. ; Om´mani, H.A. ; Do, N. ; Likharev, K.K. ; Strukov, D.B.
Author_Institution :
UC Santa Barbara, Santa Barbara, CA, USA
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1921
Lastpage :
1924
Abstract :
We have modified a commercial NOR flash memory array to enable high-precision tuning of individual floating-gate cells for analog computing applications. The modified array area per cell in a 180 nm process is about 1.5 μm2. While this area is approximately twice the original cell size, it is still at least an order of magnitude smaller than in state-of-the-art analog circuit implementations. The new memory cell arrays have been successfully tested, in particular confirming that each cell may be automatically tuned, with ~1% precision, to any desired subthreshold readout current value within an almost three-orders-of-magnitude dynamic range, even using an unoptimized tuning algorithm. Preliminary results for a four-quadrant vector-by-matrix multiplier, implemented with the modified memory array, gate-coupled with additional peripheral floating-gate transistors, show highly linear transfer characteristics over a broad range of input currents.
Keywords :
NOR circuits; flash memories; logic design; NOR flash memory array; analog computing applications; commercial floating-gate memory; four-quadrant vector-by-matrix multiplier; memory cell arrays; peripheral floating-gate transistors; Arrays; Flash memories; Logic gates; Nonvolatile memory; Programming; Transistors; Tuning; Analog computing; Analog memory; Floating-gate memory; Vector-matrix multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7169048
Filename :
7169048
Link To Document :
بازگشت