DocumentCode :
727300
Title :
Fractional spur suppression in all-digital phase-locked loops
Author :
Peng Chen ; XiongChuan Huang ; Staszewski, Robert Bogdan
Author_Institution :
Delft Univ. of Technol., Delft, Netherlands
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
2565
Lastpage :
2568
Abstract :
In this paper, fractional spur suppression techniques for all-digital PLLs (ADPLLs) are summarized. The attention is paid to the recently proposed digital-to-time converter (DTC)-based ADPLL architecture. DTC´s nonlinearity dominates the fractional spurs contribution. Its influence is modeled with a pseudo phase-domain ADPLL and its relationship with the spur level is quantitatively described. An LMS algorithm is adopted to calibrate the DTC gain. Furthermore, an improved adaptive algorithm is proposed to suppress the fractional spurs.
Keywords :
digital phase locked loops; least mean squares methods; time-digital conversion; DTC; LMS algorithm; all-digital phase-locked loop; digital-to-time converter; fractional spur suppression; least mean square algorithm; pseudophase-domain ADPLL; Correlation; Frequency modulation; Gain; Jitter; Least squares approximations; Noise; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7169209
Filename :
7169209
Link To Document :
بازگشت