Title :
Hardware implementation of the SUMIS detector using high-level synthesis
Author :
Haselmayr, Werner ; Mostl, Georg ; Seeber, Stefan ; Springer, Andreas
Author_Institution :
Inst. for Commun. Eng. & RF-Syst., Johannes Kepler Univ., Linz, Austria
Abstract :
In this paper we investigate the hardware implementation of the subspace marginalization with interference suppression (SUMIS) detector using high-level synthesis (HLS). SUMIS is a promising detection approach for multiple-input multiple-output (MIMO) systems, due to its fixed computational complexity and well-defined tradeoff between complexity and performance. Based on a SystemC implementation, the Xilinx Vivado HLS tool is used to implement the SUMIS algorithm on a Virtex-7 field programmable gate array (FPGA). By defining different macro- and micro-architectures we propose three hardware designs of the SUMIS algorithm and compare them in terms of area, speed, and energy (design space exploration (DSE)). Our investigations reveal that hardware design using HLS is a viable approach for rapid prototyping and DSE.
Keywords :
MIMO communication; computational complexity; field programmable gate arrays; high level synthesis; interference suppression; FPGA; MIMO; SUMIS detector; SystemC; Virtex-7; Xilinx Vivado HLS tool; computational complexity; design space exploration; field programmable gate array; hardware implementation; high-level synthesis; interference suppression; multiple-input multiple-output systems; subspace marginalization; Algorithm design and analysis; Clocks; Complexity theory; Detectors; Field programmable gate arrays; Hardware; MIMO; DSE; HLS; Macro- and micro-architecture; SUMIS;
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
DOI :
10.1109/ISCAS.2015.7169311