Title :
Power integrity modeling, measurement and analysis of seven-chip stack for TSV-based 3D IC integration
Author :
Hui Min Lee ; En-Xiao Liu ; Samudra, G.S. ; Er-Ping Li
Author_Institution :
Electron. & Photonics Dept., A*STAR, Singapore, Singapore
Abstract :
This paper presents power integrity modeling, measurement and analysis of a seven-chip stack for through-silicon via (TSV)-based 3D IC integration. A hybrid full-wave and circuit approach, combined with a cascaded scattering matrix technique, is proposed to model the multi-chip stack consisting of TSVs, on-chip power grids and on-chip decoupling capacitors. The hybrid approach leverages the accuracy of a full-wave approach and shorter computational time of a circuit approach. Modeling results show good correlation with measurement from 1.1 GHz to 20.1 GHz. Power integrity analysis is then performed on the seven-chip stack. To the best of our knowledge, this is the first power integrity modeling, measurement and analysis of seven-chip stack including on-chip decoupling capacitors.
Keywords :
matrix algebra; three-dimensional integrated circuits; 3D IC integration; TSV; cascaded scattering matrix technique; multichip stack; on-chip power grids; onchip decoupling capacitors; power integrity modeling; seven-chip stack; through-silicon via; Computational modeling; Impedance; Integrated circuit modeling; Semiconductor device measurement; System-on-chip; Three-dimensional displays; Through-silicon vias;
Conference_Titel :
Electromagnetic Compatibility (APEMC), 2015 Asia-Pacific Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4799-6668-4
DOI :
10.1109/APEMC.2015.7175367