Title :
Low-latency list decoding of polar codes with double thresholding
Author :
YouZhe Fan ; Ji Chen ; ChenYang Xia ; Chi-ying Tsui ; Jie Jin ; Hui Shen ; Bin Li
Author_Institution :
Dept. of Electron. & Comput. Eng., HKUST, Hong Kong, China
Abstract :
For polar codes with short-to-medium code length, list successive cancellation decoding is used to achieve a good error-correcting performance. However, list pruning in the current list decoding is based on the sorting strategy and its timing complexity is high. This results in a long decoding latency for large list size. In this work, aiming at a low-latency list decoding implementation, a double thresholding algorithm is proposed for a fast list pruning. As a result, with a negligible performance degradation, the list pruning delay is greatly reduced. Based on the double thresholding, a low-latency list decoding architecture is proposed and implemented using a UMC 90nm CMOS technology. Synthesis results show that, even for a large list size of 16, the proposed low-latency architecture achieves a decoding throughput of 220 Mbps at a frequency of 641 MHz.
Keywords :
CMOS logic circuits; decoding; UMC CMOS technology; double thresholding; error-correcting performance; frequency 641 MHz; list pruning; list successive cancellation decoding; long decoding latency; low-latency list decoding; polar codes; short-to-medium code length; size 90 nm; sorting strategy; timing complexity; Clocks; Computer architecture; Decoding; Delays; Phasor measurement units; Sorting; Polar codes; VLSI implementation; list decoding; low latency; successive cancellation decoding;
Conference_Titel :
Acoustics, Speech and Signal Processing (ICASSP), 2015 IEEE International Conference on
Conference_Location :
South Brisbane, QLD
DOI :
10.1109/ICASSP.2015.7178128