• DocumentCode
    73576
  • Title

    Design and Implementation of 64-kb CMOS Static RAMs for Josephson-CMOS Hybrid Memories

  • Author

    Kuwabara, Kenta ; Hyunjoo Jin ; Yamanashi, Y. ; Yoshikawa, N.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Yokohama Nat. Univ., Yokohama, Japan
  • Volume
    23
  • Issue
    3
  • fYear
    2013
  • fDate
    Jun-13
  • Firstpage
    1700704
  • Lastpage
    1700704
  • Abstract
    We are developing a Josephson-CMOS hybrid memory, which enables subnanosecond access time, to overcome a memory bottleneck in single-flux-quantum digital systems. In this study, we designed and examined 64-kb CMOS static RAMs for realizing fully functional hybrid memories. The designed CMOS static RAM is composed of an eight-transistor SRAM cell array, address decoders, and CMOS differential amplifiers. The differential amplifiers can amplify 40-mV input signals from Josephson latching drivers to CMOS voltage levels at high speed. The total number of the differential amplifiers is 21, which are used for an 8-bit word address, a 3-bit block address, 2-bit read/write control signals and 8-bit data inputs. The 64-kb CMOS static RAM was fabricated by using a 0.18 μm CMOS process. We confirmed fully functional read and write operations for all addresses. The access time was evaluated to be 1.34 ns at 4.2 K. The power consumption was estimated to be 27.5 mW for read operation and 41.0 mW for write operation at 1 GHz. The 64-kb CMOS static RAM was combined with a Josephson chip, which includes single-flux-quantum serial-parallel converters and arrays of Josephson latching drivers, with a piggyback configuration. We partly confirmed the correct operation of the 64-kb hybrid memory for limited address.
  • Keywords
    CMOS memory circuits; SRAM chips; driver circuits; integrated circuit design; superconducting memory circuits; CMOS differential amplifiers; CMOS static RAM; Josephson chip; Josephson latching drivers; Josephson-CMOS hybrid memory; address decoders; block address; eight-transistor SRAM cell array; frequency 1 GHz; fully functional hybrid memory; piggyback configuration; power 41.0 mW; power consumption; read-write control signals; single-flux-quantum digital systems; single-flux-quantum serial-parallel converters; size 0.18 mum; storage capacity 64 Kbit; subnanosecond access time; temperature 4.2 K; time 1.34 ns; voltage 40 mV; word length 2 bit; word length 3 bit; word length 8 bit; CMOS integrated circuits; Current measurement; Differential amplifiers; Random access memory; Semiconductor device measurement; Temperature measurement; Time measurement; 8T-SRAM cell; Josephson-CMOS interface; hybrid memory; superconducting integrated circuit;
  • fLanguage
    English
  • Journal_Title
    Applied Superconductivity, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1051-8223
  • Type

    jour

  • DOI
    10.1109/TASC.2012.2229331
  • Filename
    6359781