DocumentCode :
740120
Title :
A Dividerless PLL With Low Power and Low Reference Spur by Aperture-Phase Detector and Phase-to-Analog Converter
Author :
Deyun Cai ; Haipeng Fu ; Junyan Ren ; Wei Li ; Ning Li ; Hao Yu ; Kiat Seng Yeo
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Volume :
60
Issue :
1
fYear :
2013
Firstpage :
37
Lastpage :
50
Abstract :
A 2.1-GHz dividerless PLL with low power, low reference spur and low in-band phase noise is introduced in this paper. A new phase detection mechanism using aperture-phase detector (APD) and phase-to-analog converter (PAC) generates an analog voltage in proportion to the phase error between reference and VCO, and then controls the current amplitude of the following charge pump (CP). The charging and discharging currents in the proposed CP have equal pulse width and equal small amplitude in locked state, which reduces the reference spur and power consumption of the CP effectively. Moreover, compared to the conventional CP with the same bias current in locked state, the proposed CP can contribute a much lower noise to the PLL output. In addition, a method of tunable loop gain with theoretical analysis is introduced to reduce the PLL output jitter. The proposed PLL is fabricated in a standard 0.13-μm CMOS process. It consumes 2.5 mA from a 1.2-V supply voltage and occupies a core area of 0.48 mm × 0.86 mm. The reference spur of the proposed PLL is measured to be -80 dBc/-74 dBc and an in-band phase noise of -103 dBc/Hz at 100 kHz offset is achieved.
Keywords :
CMOS integrated circuits; charge pump circuits; jitter; low-power electronics; phase detectors; phase locked loops; phase noise; voltage-controlled oscillators; APD; CP; PAC; PLL output jitter reduction; VCO; aperture-phase detector; charge pump; charging currents; current 2.5 mA; current amplitude control; discharging currents; dividerless PLL; frequency 2.1 GHz; low in-band phase noise; low power spur; low reference spur; phase detection mechanism; phase error; phase-to-analog converter; power consumption; size 0.13 mum; standard CMOS process; tunable loop gain method; voltage 1.2 V; Detectors; Inverters; Phase frequency detector; Phase locked loops; Phase noise; Voltage-controlled oscillators; Aperture-phase detector; clock generation; dividerless; dual-loop; jitter; low in-band phase noise; low power; low reference spur; phase locked loop (PLL); phase-to-analog converter;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2215751
Filename :
6297489
Link To Document :
بازگشت