DocumentCode :
740141
Title :
A Bang-Bang Clock and Data Recovery Using Mixed Mode Adaptive Loop Gain Strategy
Author :
Hyung-Joon Jeon ; Kulkarni, R. ; Yung-Chung Lo ; Jusung Kim ; Silva-Martinez, Jose
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
48
Issue :
6
fYear :
2013
fDate :
6/1/2013 12:00:00 AM
Firstpage :
1398
Lastpage :
1415
Abstract :
A Bang-Bang Clock and Data Recovery (CDR) with adaptive loop gain strategy is presented. The proposed strategy enhances CDR jitter performance even if jitter spectrum information is limited a priori. By exploiting the inherent hard-nonlinearity of Bang-Bang Phase Detector (BBPD), the CDR loop gain is adaptively adjusted based on a posteriori jitter spectrum estimation. Maximizing advantages of analog and digital implementations, the proposed mixed-mode technique achieves PVT insensitive and power efficient loop gain adaptation for high speed applications even in limited ft technologies. A modified CML D-latch improves CDR input sensitivity and BBPD performance. A folded-cascode- based Charge Pump (CP) is proposed to minimize CP latency. The 5 G/10 G CDR prototype is fabricated in 0.18 μm CMOS technology to demonstrate the effectiveness of the proposed techniques for applications with high ratio of data-rate to ft. The proposed CDR recovers data with BER <; 2·10-13 and generates only 1.04 ps RMS and 7.5 ps peak-peak jitter. Jitter Tolerance (JTOL) test shows that the proposed CDR enhances low frequency jitter tracking and high frequency jitter filtering simultaneously for various jitter profiles. The CDR power consumption is 110.6 mW where only 3.9 mW is used for loop gain adaptation circuitry.
Keywords :
CMOS logic circuits; charge pump circuits; clock and data recovery circuits; current-mode logic; error statistics; flip-flops; jitter; BBPD performance; BER; CDR input sensitivity; CDR jitter performance; CML D-latch; CMOS technology; JTOL; a posteriori jitter spectrum estimation; analog implementation; bang-bang clock and data recovery; bang-bang phase detector; digital implementation; folded-cascode-based charge pump; frequency jitter filtering; frequency jitter tracking; jitter tolerance test; loop gain adaptation circuitry; mixed mode adaptive loop gain strategy; power 110.6 mW; power 3.9 mW; size 0.18 mum; Bit error rate; CMOS integrated circuits; Clocks; Cutoff frequency; Jitter; Power generation; Timing; Clock and data recovery (CDR); adaptive loop gain; bang-bang phase detector (BBPD); bit-error-rate (BER); charge pump (CP); current-mode logic (CML); jitter; jitter tolerance (JTOL);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2253414
Filename :
6509992
Link To Document :
بازگشت