DocumentCode :
741032
Title :
High Frame-Rate VGA CMOS Image Sensor Using Non-Memory Capacitor Two-Step Single-Slope ADCs
Author :
Junan Lee ; Himchan Park ; Bongsub Song ; Kiwoon Kim ; Jaeha Eom ; Kyunghoon Kim ; Jinwook Burm
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul, South Korea
Volume :
62
Issue :
9
fYear :
2015
Firstpage :
2147
Lastpage :
2155
Abstract :
This paper proposes a column-parallel two-step single-slope analog-to-digital converter (SS ADC) for high-frame-rate CMOS image sensors. The proposed two-step SS ADC circuit does not utilize an analog memory capacitor to store the value of the first ramp step. Instead, to handle problems such as the slope errors of the second ramp and the stored charge error from charge feed-through, it utilizes a very simple digital column circuit consisting of a coarse counter (coarse step counter) and a 4-to-16 decoder. The second ramp (fine ramp) slope has only one slope generator, regardless of the results of the first ramp decisions, to eliminate the slope mismatch between fine ramp slopes. A prototype sensor comprising 640 × 480 pixels was fabricated with a 0.13- μm CMOS process. The results of experiments conducted indicate that the proposed ADC can achieve a conversion time of 6.4 μs at a main clock frequency of 62.5 MHz, which is 10.2 times faster than the conventional SS ADC. The maximum frame rate of the proposed VGA CMOS Image Sensor (CIS) is 320 frames per second (fps). Further, the proposed circuit employs redundancy error correction logic to calibrate the error between the coarse and fine steps. The total power consumption is 72 mW from supply voltages of 2.8 V (analog) and 1.5 V (digital). The figure of merit (FoM) of the proposed VGA CMOS image sensor is 2.01 [e- nJ].
Keywords :
CMOS image sensors; analogue-digital conversion; capacitors; counting circuits; radiofrequency integrated circuits; CIS; FoM; SS ADC; analog memory capacitor; calibration; charge error storage; charge feed-through; coarse step counter; column-parallel two-step single-slope analog-to-digital converter; digital column circuit; figure of merit; frequency 62.5 MHz; high frame-rate VGA CMOS image sensor; nonmemory capacitor two-step single-slope ADC; power 72 mW; redundancy error correction logic; second ramp error; size 0.13 mum; time 6.4 mus; voltage 1.5 V; voltage 2.8 V; CMOS image sensors; Capacitors; Clocks; Decoding; Generators; Radiation detectors; Silicon; Column-parallel ADC; non-memory capacitor; single-slope (SS) ADC; two-step ADC;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2015.2451791
Filename :
7229383
Link To Document :
بازگشت