DocumentCode :
741959
Title :
Clock Multiplication Techniques Using Digital Multiplying Delay-Locked Loops
Author :
Elshazly, Amr ; Inti, Rajesh ; Young, B. ; Hanumolu, Pavan Kumar
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Volume :
48
Issue :
6
fYear :
2013
fDate :
6/1/2013 12:00:00 AM
Firstpage :
1416
Lastpage :
1428
Abstract :
A highly-digital clock multiplication architecture that achieves excellent jitter and mitigates supply noise is presented. The proposed architecture utilizes a calibration-free digital multiplying delay-locked loop (MDLL) to decouple the tradeoff between time-to-digital converter (TDC) resolution and oscillator phase noise in digital phase-locked loops (PLLs). Both reduction in jitter accumulation down to sub-picosecond levels and improved supply noise rejection over conventional PLL architectures is demonstrated with low power consumption. A digital PLL that employs a 1-bit TDC and a low power regulator that seeks to improve supply noise immunity without increasing loop delay is presented and used to compare with the proposed MDLL. The prototype MDLL and DPLL chips are fabricated in a 0.13 μm CMOS technology and operate from a nominal 1.1 V supply. The proposed MDLL achieves an integrated jitter of 400 fs rms at 1.5 GHz output frequency from a 375 MHz reference clock, while consuming 890 μ W. The worst-case supply noise sensitivity of the MDLL is 20 fspp/mVpp which translates to a jitter degradation of 3.8 ps in the presence of 200 mV supply noise. The proposed clock multipliers occupy active die areas of 0.25 mm2 and 0.2 mm2 for the MDLL and DPLL, respectively.
Keywords :
CMOS digital integrated circuits; clocks; delay lock loops; digital phase locked loops; integrated circuit noise; jitter; multiplying circuits; oscillators; phase noise; time-digital conversion; CMOS technology; TDC resolution; calibration-free digital multiplying delay-locked loop; clock multiplication technique; digital PLL; digital phase-locked loops; frequency 1.5 GHz; frequency 375 MHz; highly-digital clock multiplication architecture; improved supply noise rejection; jitter accumulation; low-power consumption; low-power regulator; oscillator phase noise; power 890 muW; prototype DPLL chip; prototype MDLL chip; size 0.13 mum; subpicosecond level; supply noise immunity; supply noise mitigation; time-to-digital converter resolution; voltage 1.1 V; voltage 200 mV; Bandwidth; Clocks; Jitter; Phase locked loops; Phase noise; 1-bit TDC; Calibration-free; DPLL; TDC-oscillator tradeoff; clock multiplier; delta-sigma DAC; deterministic jitter; digital MDLL; digital PLL; digital loop filter; digitally-controlled oscillator (DCO); jitter; multiplying delay-locked loop (MDLL); phase-locked loop (PLL); power efficient; power supply noise; reference spur; ring oscillator; supply noise sensitively; time-to-digital converter (TDC); transfer function; voltage controlled oscillator (VCO);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2254552
Filename :
6515347
Link To Document :
بازگشت