DocumentCode :
7421
Title :
A High-Linearity, 17 ps Precision Time-to-Digital Converter Based on a Single-Stage Vernier Delay Loop Fine Interpolation
Author :
Markovic, Branko ; Tisa, Simone ; Villa, F.A. ; Tosi, Alberto ; Zappa, Franco
Author_Institution :
Dipt. di Elettron. e Inf., Politec. di Milano, Milan, Italy
Volume :
60
Issue :
3
fYear :
2013
fDate :
Mar-13
Firstpage :
557
Lastpage :
569
Abstract :
This paper presents a time-to-digital converter (TDC) architecture capable of reaching high-precision and high-linearity with moderate area occupation per measurement channel. The architecture is based on a coarse counter and a couple of two-stage interpolators that exploit the cyclic sliding scale technique in order to improve the conversion linearity. The interpolators are based on a new coarse-fine synchronization circuit and a new single-stage Vernier delay loop fine interpolation. In a standard cost-effective 0.35 μm CMOS technology the TDC reaches a dynamic range of 160 ns, 17.2 ps precision and differential non-linearity better than 0.9% LSB rms. The TDC building block was designed in order to be easily assembled in a multi-channel monolithic TDC chip. Coupled with a SPAD photodetector it is aimed for TCSPC applications (like FLIM, FCS, FRET) and direct ToF 3-D ranging.
Keywords :
CMOS integrated circuits; assembling; avalanche photodiodes; delay circuits; integrated circuit design; interpolation; monolithic integrated circuits; photodetectors; synchronisation; time-digital conversion; CMOS technology; FCS; FLIM; FRET; LSB rms; SPAD photodetector; TCSPC application; TDC building block design; assembling; coarse-line synchronization circuit; conversion linearity; cyclic sliding scale technique; direct ToF 3-D ranging; multichannel monolithic TDC chip; single photon avalanche diode; single-stage Vernier delay loop line interpolation; size 0.35 mum; time 160 ns; time 17 ps; time 17.2 ps; time-to-digital converter; Clocks; Delay; Interpolation; Linearity; Radiation detectors; Synchronization; Coarse-fine architecture; TCSPC; Vernier delay line; delay-locked loop (DLL); single photon avalanche diode (SPAD); time interval measurement; time-of-flight; time-to-digital converter (TDC);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2215737
Filename :
6409963
Link To Document :
بازگشت