Title :
Distributed CRC Architecture for High-Radix Parallel Turbo Decoding in LTE-Advanced Systems
Author :
Hyeji Kim ; Injun Choi ; Wooseok Byun ; Jong-Yeol Lee ; Ji-Hoon Kim
Author_Institution :
Dept. of Electron. Eng., Chungnam Nat. Univ., Daejeon, South Korea
Abstract :
This brief presents two types of distributed cyclic redundancy check (CRC) architecture for a high-radix parallel turbo decoder in LTE/LTE-advanced communication systems. The conventional CRC architecture in the parallel turbo decoder requires both huge timing overhead and energy waste since the CRC of the message is calculated after completion of the soft-input soft-output (SISO) decoding process or concurrently with the next SISO decoding, even though the message is already confirmed for its integrity. The distributed CRC architecture proposed in this brief computes the CRC while the message is decoded separately, and it can provide the stopping signal to the decoder with negligible computing latency after completion of the SISO decoding process. The two proposed architectures are based on Galois field arithmetic and implemented in a 65-nm CMOS process where various block sizes, degrees of parallelism, and radix numbers of the high-radix SISO decoder are supported.
Keywords :
CMOS integrated circuits; Long Term Evolution; decode and forward communication; turbo codes; CMOS process; Galois field arithmetic; LTE-advanced systems; LTE/LTE-advanced communication systems; SISO decoding process; distributed CRC architecture; distributed cyclic redundancy check architecture; high radix parallel turbo decoding; high-radix SISO decoder; soft-input soft-output decoding process; Clocks; Computer architecture; Decoding; Energy consumption; Galois fields; Long Term Evolution; Parallel processing; Distributed cyclic redundancy check (CRC); Galois fields; early stopping criteria; parallel turbo decoder;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2015.2435131