DocumentCode :
743239
Title :
High-Quality Statistical Test Compression With Narrow ATE Interface
Author :
Tenentes, Vasileios ; Kavousianos, Xrysovalantis
Author_Institution :
Univ. of Ioannina, Ioannina, Greece
Volume :
32
Issue :
9
fYear :
2013
Firstpage :
1369
Lastpage :
1382
Abstract :
In this paper, we present a novel compression method and a low-cost decompression architecture that combine the advantages of both symbol-based and linear-based techniques and offer a very attractive unified solution that removes the barriers of existing test data compression techniques. Besides the traditional goals of high compression and short test application time, the proposed method also offers low shift switching activity and high unmodeled defect coverage at the same time. In addition, it favors multi-site testing as requires a very low pin-count interface to the automatic test equipment. Finally, contrary to existing techniques, it provides an integrated solution for testing multi-core system on chips (SoCs) as it is suitable for cores of both known and unknown structures that usually coexist in SoCs.
Keywords :
automatic test equipment; automatic test pattern generation; statistical analysis; system-on-chip; SoC; automatic test equipment; high-quality statistical test compression; linear-based technique; low shift switching activity; low-cost decompression architecture; multicore system-on-chip; narrow ATE interface; pin-count interface; symbol-based technique; Compaction; Correlation; Encoding; Merging; System-on-chip; Testing; Vectors; Defect-oriented testing; IP cores; design for testability; dft; low-power scan-based testing; multi-core SoC; selective Huffman; test data compression; unmodeled defect coverage;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2013.2256394
Filename :
6582565
Link To Document :
بازگشت