DocumentCode :
743266
Title :
Escape Routing for Staggered-Pin-Array PCBs
Author :
Yuan-Kai Ho ; Hsu-Chieh Lee ; Yao-Wen Chang
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
32
Issue :
9
fYear :
2013
Firstpage :
1347
Lastpage :
1356
Abstract :
To accommodate the ever-growing pin number of complex printed circuit board (PCB) designs, the staggered pin array is introduced for modern designs with higher pin density. However, the escape routing for staggered pin arrays, which is a key component of PCB routing, is significantly different from that for grid arrays. This paper presents a routing algorithm for the escape routing for staggered-pin-array PCBs. We first analyze the properties of staggered pin arrays, and propose an orthogonal-side wiring style that fully utilizes the routing resource of the staggered pin array. A linear programming/integer linear programming-based algorithm is presented to solve the staggered-pin-array escape routing problem. Experimental results show that our approach successfully routes all test cases efficiently and effectively.
Keywords :
integer programming; linear programming; network routing; printed circuit design; complex printed circuit board designs; escape routing; grid arrays; integer linear programming-based algorithm; orthogonal-side wiring style; pin density; pin number; routing resource; staggered-pin-array PCB; Algorithm design and analysis; Printed circuits; Routing; Wires; Wiring; Linear programming; physical design; printed circuit board; routing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2013.2259539
Filename :
6582597
Link To Document :
بازگشت