• DocumentCode
    743735
  • Title

    A 0.41 pJ/Bit 10 Gb/s Hybrid 2 IIR and 1 Discrete-Time DFE Tap in 28 nm-LP CMOS

  • Author

    Shahramian, Shayan ; Carusone, Anthony Chan

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada
  • Volume
    50
  • Issue
    7
  • fYear
    2015
  • fDate
    7/1/2015 12:00:00 AM
  • Firstpage
    1722
  • Lastpage
    1735
  • Abstract
    An ideal infinite impulse response (IIR) decision feedback equalizer (DFE) can have an effect on wireline received waveforms similar to a continuous-time equalizer, but without the associated amplification of noise and crosstalk. However, an IIR DFE´s performance degrades significantly as the feedback loop delay increases. Fortunately, adding a single discrete-time tap can eliminate the degradation. The implementation of a half-rate DFE with two IIR taps and one discrete-time tap is presented here. The two IIR filters have different time constants to accommodate a variety of channel pulse responses having a long tail. The discrete-time tap cancels the first post-cursor inter-symbol interference (ISI) term and alleviates feedback loop timing issues. The DFE can receive data transmitted with a low swing of 150 mVpp-diff through 24 dB of channel loss at half the bitrate while consuming 4.1 mW at 10 Gb/s. Digital foreground calibration of clock phase shifters and offset cancellation is described. The receiver, including the DFE, clock buffers and clock phase adjustment, occupies an area of 8760 μm 2 in an ST 28 nm LP CMOS process.
  • Keywords
    CMOS digital integrated circuits; IIR filters; decision feedback equalisers; intersymbol interference; phase shifters; IIR filters; ST LP CMOS process; bit rate 10 Gbit/s; channel loss; channel pulse response; clock buffers; clock phase adjustment; clock phase shifters; continuous-time equalizer; crosstalk; digital foreground calibration; feedback loop timing; half-rate DFE; hybrid IIR discrete-time DFE tap; infinite impulse response decision feedback equalizer; loss 24 dB; noise amplification; offset cancellation; post-cursor ISI term; post-cursor intersymbol interference term; power 4.1 mW; size 28 nm; voltage 150 mV; wireline received waveforms; Bit rate; Crosstalk; Decision feedback equalizers; Delays; Noise; Receivers; Decision feedback equalizer; infinite impulse response DFE; injection locked oscillator; passive equalization;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2015.2402218
  • Filename
    7056573