DocumentCode :
744221
Title :
Short Channel Effects on LTPS TFT Degradation
Author :
Moschou, Despina C. ; Theodorou, Christoforos G. ; Hastas, Nikolaos A. ; Tsormpatzoglou, A. ; Kouvatsos, Dimitrios N. ; Voutsas, Apostolos T. ; Dimitriadis, Charalabos A.
Author_Institution :
Institute of Microelectronics, NCSR Demokritos, Aghia Paraskevi, Greece
Volume :
9
Issue :
9
fYear :
2013
Firstpage :
747
Lastpage :
754
Abstract :
Double-gate (DG) polysilicon thin-film transistors (TFTs) are considered very important for future large area electronics, due to their capability to electrically control TFT characteristics. The scope of this paper is to study how high performance DG polysilicon TFT degradation is affected by shrinking of the channel length. We applied equivalent dc stress in DG TFTs of different top gate length {L}_{\\rm \\top} , with channel width {W} = 8 \\mu m and bottom gate length fixed at {L}_{\\rm \\bot} = 4 \\mu m. Also, to ensure that we only see effects from the top gate operation, the bottom gate bias was kept constant at {-} 3 V, pushing the carriers towards the top interface. Degradation seemed to be much more intense in the longer device, despite the scaling of the stress field. This could be attributed to the larger number of sub-boundaries and grain boundaries as {L}_{\\rm \\top} increases, causing larger scattering of the carriers towards the top interface and larger grain-boundary state creation. Low frequency noise measurements support the conclusions regarding the proposed degradation mechanisms of DG polysilicon TFTs with shrinking channel length.
Keywords :
Degradation; Logic gates; Noise; Noise measurement; Stress; Stress measurement; Thin film transistors; Poly-Si TFT; degradation; double gate; short channel effects;
fLanguage :
English
Journal_Title :
Display Technology, Journal of
Publisher :
ieee
ISSN :
1551-319X
Type :
jour
DOI :
10.1109/JDT.2012.2231049
Filename :
6395784
Link To Document :
بازگشت