Title :
Routability checking for three-dimensional architectures
Author :
Hung, William N N ; Song, Xiaoyu ; Kam, Timothy ; Cheng, Lerong ; Yang, Guowu
Author_Institution :
Portland State Univ., OR, USA
Abstract :
We present a novel symbolic routability checking approach for three-dimensional interconnect layout. The model considered is a general architecture that can fit into different applications, such as ASIC, multichip modules, field-programmable gate arrays, and reconfigurable computing architectures. The method can incrementally incorporate additional constraints driven by timing, performance, and design. We used the latest satisfiability solver to validate the effectiveness of our approach. The experimental results demonstrate the encouraging performance on difficult routing benchmarks.
Keywords :
Boolean algebra; circuit CAD; circuit layout CAD; computability; graph theory; integrated circuit interconnections; integrated circuit layout; network routing; ASIC; Boolean constraints; circuit layout CAD; field programmable gate arrays; graph theory; multichip modules; network routing; reconfigurable computing architectures; routability; satisfiability; three dimensional architectures; three dimensional interconnect layout; Application specific integrated circuits; Boolean functions; Data structures; Field programmable gate arrays; Integrated circuit interconnections; Joining processes; Multichip modules; Routing; Very large scale integration; Wire; Computer-aided design (CAD); layout; routability; satisfiability;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2004.837999