DocumentCode :
745691
Title :
Two´s Complement Pipeline Multipliers
Author :
Lyon, R.F.
Volume :
24
Issue :
4
fYear :
1976
fDate :
4/1/1976 12:00:00 AM
Firstpage :
418
Lastpage :
425
Abstract :
Digital filters and signal processors when realized in hardware often use serial transfer of data. Multipliers which are capable of accepting variable coefficients and data in sign and magnitude notation and producing serial products of the same length as the input data word have been known for some time. This concise paper addresses the design of multipliers capable of accepting data in 2´s complement notation, or both data and coefficients in 2´s complement notation. It also considers multiplier recoding techniques, such as the Booth algorithm. Specialized (fixed coefficient) multiplier designs are considered briefly. Finally, multiplier rounding and overflow characteristics are discussed, and a rough comparison is made between the complexity of the various designs.
Keywords :
Computer pipeline arithmetic; Digital filters; Multiplication; Signal processing; Circuits; Delay; Diodes; Electrical engineering; Fiber lasers; Gas lasers; Laboratories; Optical fibers; Optical waveguides; Pipelines;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/TCOM.1976.1093315
Filename :
1093315
Link To Document :
بازگشت