Title : 
A 6.7-fF/μm2 bias-independent gate capacitor (BIGCAP) with digital CMOS process and its application to the loop filter of a differential PLL
         
        
            Author : 
Takamiya, Makoto ; Mizuno, Masayuki
         
        
            Author_Institution : 
Syst. Devices Res. Labs., NEC Corp., Kanagawa, Japan
         
        
        
        
        
            fDate : 
3/1/2005 12:00:00 AM
         
        
        
        
            Abstract : 
A linear bias-independent gate capacitor (BIGCAP) with large intrinsic capacitance and low parasitic capacitance is proposed. BIGCAP is composed of a pair of accumulation-mode n-poly gate capacitors in an n-well and a pair of pMOS gate capacitors, which requires no additional fabrication process steps. Measured results with 1.5-V 0.13-μm digital CMOS technology show that the intrinsic capacitance is 6.7 fF/μm2 (6.7 times bigger than that of typical MIM capacitors) and the parasitic capacitance is 1.9% of the intrinsic capacitance (1/5 that of typical MIM capacitors). The linearity is ±2.9% and capacitance variation across a wafer is as small as σ= 0.096%. For a 0.1-V threshold voltage variation, the capacitance variation was only σ= 0.69% and the linearity ranged from ±2.84% to ±2.93%. For three types of BIGCAP using 1.5-V, 2.5-V, and 3.3-V MOSFETs, less than ±4% linearity is achievable by optimizing the ratio (x) of the pMOS gate capacitors´ area to the area of the n-poly gate capacitors, and the optimum x value is within a range of 15%-25%. BIGCAP has been applied to the loop filter of a differential phase-locked loop (PLL) and reduces the gate area of the largest loop filter capacitor to only 35% of that of the conventional design while achieving reasonable jitter of 7.0 ps (rms) and 74.4 ps (peak-to-peak) at 840 MHz with a 1.5-V supply.
         
        
            Keywords : 
CMOS digital integrated circuits; MOS capacitors; digital phase locked loops; integrated circuit design; jitter; phase locked loops; 0.1 V; 0.13 micron; 1.5 V; 2.5 V; 3.3 V; 840 MHz; MIM capacitors; MOSFET; accumulation mode; bias-independent gate capacitor; differential phase-locked loop; digital CMOS technology; fabrication process; intrinsic capacitance; loop filter; n-poly gate capacitors; pMOS gate capacitors; parasitic capacitance; CMOS technology; Capacitance measurement; Fabrication; Filters; Linearity; MIM capacitors; MOSFETs; Parasitic capacitance; Phase locked loops; Threshold voltage; Bias dependence; differential; gate capacitor; loop filter; phase-locked loop (PLL);
         
        
        
            Journal_Title : 
Solid-State Circuits, IEEE Journal of
         
        
        
        
        
            DOI : 
10.1109/JSSC.2005.843620