DocumentCode :
747506
Title :
A Fully Pipelined Architecture for the LOCO-I Compression Algorithm
Author :
Merlino, Pierantonio ; Abramo, Antonio
Author_Institution :
Dept. of Electr., Manage. & Mech. Eng., Univ. of Udine, Udine
Volume :
17
Issue :
7
fYear :
2009
fDate :
7/1/2009 12:00:00 AM
Firstpage :
967
Lastpage :
971
Abstract :
This paper presents the design of a novel architectural implementation of the LOCO-I compression scheme, the lossless/near-lossless algorithm used inside the JPEG-LS standard. Differently from what previously reported in literature, the proposed design fully exploits the sequential nature of the algorithm by means of a pipelined architecture, without modifications to the original compression scheme. The result is a good performance circuit well fitted for field-programmable gate-array realization, thus devised for application in the wearable computers and remote sensing domains.
Keywords :
field programmable gate arrays; pipeline arithmetic; remote sensing; wearable computers; JPEG-LS standard; LOCO-I compression algorithm; field-programmable gate-array realization; fully-pipelined architecture; remote sensing; wearable computers; Field-programmable gate-array (FPGA) implementation; JPEG-LS; LOCO-I; lossless compression; pipeline;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2009188
Filename :
4837869
Link To Document :
بازگشت