DocumentCode :
747687
Title :
Chip-to-Board Micromachining for Interconnect Layer Passive Components
Author :
Joung, Yeun-Ho ; Allen, Mark G.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
Volume :
30
Issue :
1
fYear :
2007
fDate :
3/1/2007 12:00:00 AM
Firstpage :
15
Lastpage :
23
Abstract :
Integrated inductors are typically formed either on a chip or embedded in a package or board. In this work, we explore the possibility of forming inductors in the chip-to-board interconnect layer. The solderless technique of copper (Cu) electroplating bonding is used to simultaneously form inductor structures as well as chip-to-board interconnect. The use of the gap between the chip and substrate for inductors not only increases integration density, but also allows large magnetic cross-sectional areas to be achieved. To demonstrate the technology, a plating-through-mold method has been used in the establishment of tall interconnect or solenoid inductors. For demonstration of the electroplating bonded micro solenoid structures, three- and seven-turn (500mum in height) inductors have been realized with measured inductances of 3.6 and 10.4nH, and Q-factors of 71 and 55, respectively. As an alternative approach, a polymer-core-conductor method in which polymer posts coated with metal are electroplating bonded, has been developed. This approach reduces processing time in the fabrication of the tall metal structures. For the polymer core RF structures, three-, five-, seven-, and 10-turn inductors have been fabricated. These inductors have inductances of 4.2, 7.0, 9.6, and 13.6nH, and Q-factors of 72, 64, 56, and 61, respectively
Keywords :
chip-on-board packaging; copper; electroplating; inductors; integrated circuit bonding; integrated circuit interconnections; micromachining; solenoids; 500 micron; Cu; chip-to-board interconnect layer; chip-to-board micromachining; copper electroplating bonding; inductor structures; interconnect layer passive components; microsolenoid structures; plating-through-mold method; polymer-core-conductor method; solderless technique; solenoid inductors; Bonding; Copper; Fabrication; Inductors; Micromachining; Packaging; Polymer films; Q factor; Radio frequency; Solenoids; Chip-to-board interconnect layer; electroplating bonding technology; high frequency structure simulator (HFSS); polymer core method; solenoid inductor;
fLanguage :
English
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3331
Type :
jour
DOI :
10.1109/TCAPT.2007.892062
Filename :
4135396
Link To Document :
بازگشت