DocumentCode
748191
Title
A high current drive CMOS output stage with a tunable quiescent current limiting circuit
Author
Bruschi, P. ; Navarrini, D. ; Piotto, M.
Author_Institution
Dipt. di Ingegneria dell´´Informazione, Univ. of Pisa, Italy
Volume
38
Issue
8
fYear
2003
Firstpage
1416
Lastpage
1420
Abstract
A CMOS output stage based on a complementary common source with an original quiescent current limiting circuit is presented. The quiescent current can be varied over a wide range by means of a control current with no need to modify the transistor aspect ratios. The output stage has been coupled to a conventional complementary input stage to form a rail-to-rail buffer. A prototype with the inclusion of auxiliary pins for biasing and current monitoring purposes has been designed using the 1-μm double-polysilicon BCD3S process of STMicroelectronics. On a single 5-V power supply, the maximum output current is 20 mA. The amplifier, biased for a total power dissipation of 1 mW, exhibits a total harmonic distortion of -58 dB at 1 kHz with 4-V peak-to-peak on a 330-Ω load. Correct operation of the quiescent current limiting circuit has been demonstrated for a minimum supply voltage of 2.2 V.
Keywords
CMOS analogue integrated circuits; differential amplifiers; operational amplifiers; 1 mW; 1 micron; 2.2 to 5 V; 20 mA; LV operational amplifier; STMicroelectronies process; class AB; complementary common source; control current; double polysilicon BCD3S process; high current drive CMOS output stage; rail-to-rail buffer; tunable quiescent current limiting circuit; Coupling circuits; Current limiters; Monitoring; Pins; Power amplifiers; Power supplies; Prototypes; Rail to rail inputs; Rail to rail outputs; Tunable circuits and devices;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2003.814425
Filename
1214737
Link To Document